AI chip “Hiddenite” unveiled at ISSCC

At the 2022 International Solid-State Circuits Conference (ISSCC), known as the “Olympics of semiconductor integrated circuits”, we have presented “Hiddenite: 4K-PE Hidden Network Inference 4D-Tensor Engine Exploiting On-Chip Model Construction Achieving 34.8-to-16.0TOPS/W for CIFAR-100 and ImageNet” and provided a demonstration of DNN inference with a real chip.

Best paper award at FPT 2021

Our paper entitled “A High-Performance and Flexible FPGA Inference Accelerator for Decision Forests Based on Prior Feature Space Partitioning” received the best paper award at FPT 2021. Congratulations to Assistant Professor Thiem Van Chu! FPT 2021 (held virtually on 6th-10th December 2021)

One paper is accepted to ISSCC 2022

Our paper entitled “Hiddenite: 4K-PE Hidden Network Inference 4D-Tensor Engine Exploiting On-Chip Model Construction Achieving 34.8-to-16.0TOPS/W for CIFAR-100 and ImageNet” has been accepted to ISSCC 2022. Congratulations to the co-first authors, Ph.D. student Kazutoshi Hirose and Associate Professor Jaehoon Yu! Kazutoshi will give a presentation at the conference on February Read more…

CEATEC 2021 Online Exhibition

A technology exhibition, CEATEC 2021, will be held virtually from October 19 to 22. In this exhibition, we show some research results (mainly related to “annealing processor”) obtained in the CREST project “Technology for Computing Revolution for Society 5.0”. Our exhibition channel Also see CREST Project in the ArtIC website.